## The University of Texas at Arlington

# **Lecture 9**

**ADC: Analog-to-Digital Conversion** 



CSE 3442/5442 Embedded Systems 1

Based heavily on slides by Dr. Gergely Záruba and Dr. Roger Walker



## **Measuring Physical Quantities**

- Digital computers use binary discrete values
  - 0s and 1s, ON OFF, Logic HIGH LOW, etc.
- In the physical world most everything is continuous (analog)
  - voltage, current, temperature, pressure, acceleration, location, etc.
- Need to convert these physical quantities into electrical quantities



# ADC Analog-to-Digital Conversion

- Converts analog data to digital data
  - -Analog Signal → Digital Value (number)
  - Continuous → Discrete









### **Sensors and Transducers**

- Transducer often used interchangeably with Sensor
- Transducers convert a <u>physical quantity</u> to an <u>electrical signal</u> (voltage, current)
  - Temperature
  - Velocity
  - Pressure
  - Light



## **Sensors with Analog Outputs**

- Many sensors output analog (only) signals where output is proportional to some kind of measured physical quantity (temperature, acceleration, etc.)
- Accuracy or precision of a sensor determines how close the measured (and output) value is to the "real world" value.
  - What is the smallest unit that makes a difference in the measurement
- In order to use the outputs of analog sensors in calculations, their outputs have to be digitized.



## **Example**



#### **Image Sources:**



## **Example**





# **Example**





### **ADC Characteristics**

#### Resolution

usually expressed in "n-bits"

#### Conversion time

how long it takes to convert from analog to digital

### Voltage Reference

what is the voltage range (min and max)

#### Linear vs. non-linear transfer

equal step size vs. changing step size



## 8-bit ADC Block Diagram



| <i>n</i> -bit | Number of steps | Step size (mV)   |  |
|---------------|-----------------|------------------|--|
| 8             | 256             | 5/256 = 19.53    |  |
| 10            | 1,024           | 5/1,024 = 4.88   |  |
| 12            | 4,096           | 5/4,096 = 1.2    |  |
| 16            | 65,536          | 5/65,536 = 0.076 |  |

*Notes:*  $V_{CC} = 5 \text{ V}$ 

Step size (resolution) is the smallest change that can be discerned by an ADC.



### A/D Conversion

- The process of A/D conversion involves
  - Band-limiting the analog signal
  - Setting periodic sampling points at which the continuous time analog signal is going to be digitized
  - Freezing the analog signal at the sampling points so that the signal does not change for the duration of conversion (sample and hold)
  - Determining what digital value best represents the analog signal level (*quantizing*)



# **Example: Output of a Sensor**





## **Example: Oversampling**

- If original signal was indeed nicely limited, oversampling will result in more samples than we need for processing and reconstruction (i.e., burden on our calculations/ processor time)
- Shown here is 20 samples per second (a sampling clock of 20Hz)





## **Example: Undersampling**

- Undersampling will result loosing the features of a signal.
- If we wanted to reconstruct the signal the reconstructed signal (red) would not look the same as the original (black) signal

#### Nyquist Rate

Sample at twice the rate of the signal's max frequency





# **Hold after Sample**

- We need circuitry that can "remember" (hold) the analog voltage at the sampling time
- The Ctrl signal in the circuit below should have the periodicity of the sampling rate and a duty cycle corresponding to the holding (charging time)
- Trade-offs of the holding time!





CSEQUITA

Figure 8. Sample and Hold timing and electrical diagram



Image Sources: http://www.st.com/

16



### Quantization

- Now that the signal is not changing for some time (depending on the sampling period), we need to determine what digital value best represents the analog level.
- This will take some time, which should not be more than the sampling period!



### Quantization

- There are many methods to determine what digital value best represents the analog level
  - Direct-Conversion
  - Integrating
  - Delta-Encoded
- Many microcontrollers use "successive approximation" to do this
  - As the PIC18 does









| 3-bit<br>Result | Voltage Window<br>(Step Size) |
|-----------------|-------------------------------|
| 111             | 2.8 – 3.2                     |
| 110             | 2.4 – 2.8                     |
| 101             | 2.0 – 2.4                     |
| 100             | 1.6 – 2.0                     |
| 011             | 1.2 – 1.6                     |
| 010             | 0.8 – 1.2                     |
| 001             | 0.4 – 0.8                     |
| 000             | 0.0 - 0.4                     |





| Voltage Window<br>(Step Size) |
|-------------------------------|
| 2.8 - 3.2                     |
| 2.4 – 2.8                     |
| 2.0 – 2.4                     |
| 1.6 – 2.0                     |
| 1.2 – 1.6                     |
| 0.8 – 1.2                     |
| 0.4 - 0.8                     |
| 0.0 - 0.4                     |
|                               |





| 3-bit<br>Result | Voltage Window<br>(Step Size) |
|-----------------|-------------------------------|
| 111             | 2.8 – 3.2                     |
| 110             | 2.4 – 2.8                     |
| 101             | 2.0 – 2.4                     |
| 100             | 1.6 – 2.0                     |
| 011             | 1.2 – 1.6                     |
| 010             | 0.8 – 1.2                     |
| 001             | 0.4 – 0.8                     |
| 000             | 0.0 - 0.4                     |





| 3-bit<br>Result | Voltage Window<br>(Step Size) |
|-----------------|-------------------------------|
| 111             | 2.8 – 3.2                     |
| 110             | 2.4 – 2.8                     |
| 101             | 2.0 – 2.4                     |
| 100             | 1.6 – 2.0                     |
| 011             | 1.2 – 1.6                     |
| 010             | 0.8 – 1.2                     |
| 001             | 0.4 - 0.8                     |
| 000             | 0.0 - 0.4                     |





| Voltage Window (Step Size) |
|----------------------------|
| 2.8 – 3.2                  |
| 2.4 – 2.8                  |
| 2.0 - 2.4                  |
| 1.6 – 2.0                  |
| 1.2 – 1.6                  |
| 0.8 – 1.2                  |
| 0.4 – 0.8                  |
| 0.0 - 0.4                  |
|                            |





| 3-bit<br>Result | Voltage Window<br>(Step Size) |
|-----------------|-------------------------------|
| 111             | 2.8 – 3.2                     |
| 110             | 2.4 – 2.8                     |
| 101             | 2.0 – 2.4                     |
| 100             | 1.6 – 2.0                     |
| 011             | 1.2 – 1.6                     |
| 010             | 0.8 – 1.2                     |
| 001             | 0.4 – 0.8                     |
| 000             | 0.0 - 0.4                     |







# **More Bits = More Accuracy**



| 3-bit<br>Result | Voltage Window<br>(Step Size) |
|-----------------|-------------------------------|
| 111             | 2.8 – 3.2                     |
| 110             | 2.4 – 2.8                     |
| 101             | 2.0 – 2.4                     |
| 100             | 1.6 – 2.0                     |
| 011             | 1.2 – 1.6                     |
| 010             | 0.8 – 1.2                     |
| 001             | 0.4 – 0.8                     |
| 000             | 0.0 - 0.4                     |



### **ADC Characteristics**

#### Resolution

usually expressed in "n-bits"

#### Conversion time

how long it takes to convert from analog to digital

### Voltage Reference

what is the voltage range (min and max)

#### Linear vs. non-linear transfer

equal step size vs. changing step size



### **ADC** Resolution

- "n-bits" n can be any number
  - usually 8 24
- Resolution determines the quantization steps or how precise/small each voltage window is
- Unchangeable by the programmer (fixed in PIC)
- Step Size =  $\frac{V_{ref} V_{ref}}{2^n}$

| <i>n</i> -bit | Number of steps | Step size (mV)   |
|---------------|-----------------|------------------|
| 8             | 256             | 5/256 = 19.53    |
| 10            | 1,024           | 5/1,024 = 4.88   |
| 12            | 4,096           | 5/4,096 = 1.2    |
| 16            | 65,536          | 5/65,536 = 0.076 |

*Notes:*  $V_{CC} = 5 \text{ V}$ 



### **ADC** Resolution



Step Size = 
$$\frac{V_{ref} - V_{ref}}{2^n} = \frac{3.2 - 0.0}{2^3} = 0.4V/step$$



#### **ADC Conversion Time**

- A/D conversion takes a FIXED amount of time (PIC)
- The analog part of the circuit needs to remember the analog voltage at the exact time of the sampling (usually done by charging a capacitor for a finite amount of time)
- Once that value is remembered, the ADC needs to determine (quantize) what the corresponding digital value to that voltage is. This is usually determined by a quantization clock.
- The conversion time has to be smaller than the sampling time!



# V<sub>ref</sub> – Voltage Reference

- We know that the resolution (n-bits) determines how many quantization steps there are, thus determining the relative scale
- What determines the absolute scale though
  - what voltage value represents 0 and what voltage value represents 0b11111111 (for 8-bit resolution)?
- V<sub>ref</sub> and V<sub>ref</sub> are used for that
- ADC circuits usually have a default of V<sub>ref</sub> = V<sub>ss</sub> and V+<sub>ref</sub> = V<sub>cc</sub>
- However most ADCs let you feed in analog voltages representing V<sub>ref</sub> and V+<sub>ref</sub>



# V<sub>ref</sub> (cont'd)

- In general V<sub>ref</sub>s could be any voltage but many times it is required to be within [Vss, Vcc].
- The PICs built-in ADCs do require that.
- So, what's the step size of an 8-bit ADC where V<sub>ref</sub> = 2V and V<sub>ref</sub> = 3V?

Step Size = 
$$\frac{V_{ref}^{+} - V_{ref}^{-}}{2^{n}} = \frac{3-2}{2^{8}} = 3.9 mV/step$$

- What would happen if V<sub>ref</sub> =-2V and V<sub>ref</sub>=2V, how would we want the values represented?
- If we know all this, we can reconstruct the voltage level in software.



## **Handling AD Result**

- n-bit result  $(0 \rightarrow 2^n-1)$ 
  - -3-bit:  $0 \rightarrow 7 (000 \rightarrow 111)$
  - -8-bit: 0  $\rightarrow$  255 (0000 0000  $\rightarrow$  1111 1111)
  - -10-bit:  $0 \rightarrow 1023 (00 0000 0000 \rightarrow 11 1111 1111)$







## **Handling AD Result**

- n-bit result (0  $\rightarrow$  2<sup>n</sup>-1)
  - -3-bit:  $0 \rightarrow 7 (000 \rightarrow 111)$
  - -8-bit: 0  $\rightarrow$  255 (0000 0000  $\rightarrow$  1111 1111)
  - -10-bit:  $0 \rightarrow 1023 (00 0000 0000 \rightarrow 11 1111 1111)$





• 8-bit result (0  $\rightarrow$  2<sup>n</sup>-1): 0  $\rightarrow$  255 dec. range





- 8-bit result (0  $\rightarrow$  2<sup>n</sup>-1): 0  $\rightarrow$  255 dec. range
- Voltage =  $\left[\frac{198}{255} * (4v 1v)\right] + 1v$





- 8-bit result (0  $\rightarrow$  2<sup>n</sup>-1): 0  $\rightarrow$  255 dec. range
- Voltage =  $\left[\frac{198}{255} * (4v 1v)\right] + 1v$
- Voltage = [0.7765 \* (3v)] + 1v





- 8-bit result (0  $\rightarrow$  2<sup>n</sup>-1): 0  $\rightarrow$  255 dec. range
- Voltage =  $\left[\frac{198}{255} * (4v 1v)\right] + 1v$
- Voltage = [0.7765 \* (3v)] + 1v
- Voltage = [2.329v] + 1v = 3.329 Volts





### **Stand-alone ADCs**

- Parallel versus serial output:
  - An n-bit parallel output ADC has n-pins to talk to a CPU unit in addition to data ready and channel selection bits. Less CPU time, more data pins.
  - A serial output ADC has two pins to talk to the CPU, one for clock, the other for data. More CPU time, few pins.
  - Can be a combination, where (similarly to how we talk to the LCD) x-bits at a time are sent out serially. Can balance CPU time and pins.
- Number of analog input channels (i.e., how many sensor can be connected). They can be multiplexed (one ADC) or parallel (many ADCs inside).
- Start and end of conversion signals. We need to tell the ADC when to start conversion (indication of sampling) and it has to have feedback on when the conversion is finished.
- Thus there can be many pins in an ADC for communication and ADC channels.
- Most PIC microcontrollers have ADC peripherals built in. The above will have an effect on these peripherals.



### PIC18 ADC

- ADC can be found on most PIC18s as an integrated peripheral
- The on-chip ADC peripheral needs to be programmed before use.
- SFR registers are used for all communications between the ADC peripheral and the CPU.
- PIC18 ADCs are 10-bit, successive approximation. (Other microcontrollers have different precision and architecture on chip ADCs).
- Thus two 8-bit registers are needed to store result
  - ADRESL and ADRESH
- Up to 16 analog channels (8 for PIC18F452; AN0-AN7) multiplexed to a single ADC.
- Reference voltage can be fed in
- Control registers used to set-up and start conversion.



# 8 Analog Channels





## **PIC18 ADC Channel Selection**





# 8 Analog Channels (8 Inputs) Only 1 AD Conversion at a time



### 000h 00h Access RAM 07Fh 080h **GPR FFh** 0FFh 100h 00h **GPR FFh** 1FFh 200h 00h **GPR** 2FFh 300h **FFh** 00h **GPR** 3FFh 400h FFh **GPR** 4FFh 500h 00h **GPR FFh** 5FFh 600h Unused Read '00h' EFFh F00h 00h Unused F7Fh F80h **SFR FFFh**

## PIC18 ADC has 4 SFRs

| TABLE 4-1: SPECIAL FUNCTION REGISTER MAI |                         |         | Р                      |         |         |         |                      |
|------------------------------------------|-------------------------|---------|------------------------|---------|---------|---------|----------------------|
| Address                                  | Name                    | Address | Name                   | Address | Name    | Address | Name                 |
| FFFh                                     | TOSU                    | FDFh    | INDF2 <sup>(3)</sup>   | FBFh    | CCPR1H  | F9Fh    | IPR1                 |
| FFEh                                     | TOSH                    | FDEh    | POSTINC2(3)            | FBEh    | CCPR1L  | F9Eh    | PIR1                 |
| FFDh                                     | TOSL                    | FDDh    | POSTDEC2(3)            | FBDh    | CCP1CON | F9Dh    | PIE1                 |
| FFCh                                     | STKPTR                  | FDCh    | PREINC2 <sup>(3)</sup> | FBCh    | CCPR2H  | F9Ch    | _                    |
| FFBh                                     | PCLATU                  | FDBh    | PLUSW2 <sup>(3)</sup>  | FBBh    | CCPR2L  | F9Bh    | _                    |
| FFAh                                     | PCLATH                  | FDAh    | FSR2H                  | FBAh    | CCP2CON | F9Ah    | _                    |
| FF9h                                     | PCL                     | FD9h    | FSR2L                  | FB9h    | _       | F99h    | _                    |
| FF8h                                     | TBLPTRU                 | FD8h    | STATUS                 | FB8h    | _       | F98h    | _                    |
| FF7h                                     | TBLPTRH                 | FD7h    | TMR0H                  | FB7h    | _       | F97h    | _                    |
| FF6h                                     | TBLPTRL                 | FD6h    | TMR0L                  | FB6h    | _       | F96h    | TRISE <sup>(2)</sup> |
| FF5h                                     | TABLAT                  | FD5h    | T0CON                  | FB5h    | _       | F95h    | TRISD <sup>(2)</sup> |
| FF4h                                     | PRODH                   | FD4h    |                        | FB4h    | _       | F94h    | TRISC                |
| FF3h                                     | PRODL                   | FD3h    | OSCCON                 | FB3h    | TMR3H   | F93h    | TRISB                |
| FF2h                                     | INTCON                  | FD2h    | LVDCON                 | FB2h    | TMR3L   | F92h    | TRISA                |
| FF1h                                     | INTCON2                 | FD1h    | WDTCON                 | FB1h    | T3CON   | F91h    | _                    |
| FF0h                                     | INTCON3                 | FD0h    | RCON                   | FB0h    | _       | F90h    | _                    |
| FEFh                                     | INDF0 <sup>(3)</sup>    | FCFh    | TMR1H                  | FAFh    | SPBRG   | F8Fh    | _                    |
| FEEh                                     | POSTINC0(3)             | FCEh    | TMR1L                  | FAEh    | RCREG   | F8Eh    | _                    |
| FEDh                                     | POSTDEC0 <sup>(3)</sup> | FCDh    | T1CON                  | FADh    | TXREG   | F8Dh    | LATE <sup>(2)</sup>  |
| FECh                                     | PREINC0 <sup>(3)</sup>  | FCCh    | TMR2                   | FACh    | TXSTA   | F8Ch    | LATD <sup>(2)</sup>  |
| FEBh                                     | PLUSW0 <sup>(3)</sup>   | FCBh    | PR2                    | FABh    | RCSTA   | F8Bh    | LATC                 |
| FEAh                                     | FSR0H                   | FCAh    | T2CON                  | FAAh    | _       | F8Ah    | LATB                 |
| FE9h                                     | FSR0L                   | FC9h    | SSPBUF                 | FA9h    | EEADR   | F89h    | LATA                 |
| FE8h                                     | WREG                    | FC8h    | SSPADD                 | FA8h    | EEDATA  | F88h    | _                    |
| FE7h                                     | INDF1 <sup>(3)</sup>    | FC7h    | SSPSTAT                | FA7h    | EECON2  | F87h    | _                    |
| FE6h                                     | POSTINC1 <sup>(3)</sup> | FC6h    | SSPCON1                | FA6h    | EECON1  | F86h    | _                    |
| FE5h                                     | POSTDEC1 <sup>(3)</sup> | FC5h    | SSPCON2                | FA5h    | _       | F85h    | _                    |
| FE4h                                     | PREINC1 <sup>(3)</sup>  | FC4h    | ADRESH                 | FA4h    | _       | F84h    | PORTE <sup>(2)</sup> |
| FE3h                                     | PLUSW1 <sup>(3)</sup>   | FC3h    | ADRESL                 | FA3h    | _       | F83h    | PORTD <sup>(2)</sup> |
| FE2h                                     | FSR1H                   | FC2h    | ADCON0                 | FA2h    | IPR2    | F82h    | PORTC                |
| FE1h                                     | FSR1L                   | FC1h    | ADCON1                 | FA1h    | PIR2    | F81h    | PORTB                |
| FE0h                                     | BSR                     | FC0h    | _                      | FA0h    | PIE2    | F80h    | PORTA                |



### PIC18 ADC has 4 SFRs

The A/D module has four registers. These registers are:

- A/D Result High Register (ADRESH)
- A/D Result Low Register (ADRESL)
- A/D Control Register 0 (ADCON0)
- A/D Control Register 1 (ADCON1)

## ADRESH/L

# AD Result is 10-bit (0 – 1023)

- Ex: AD Result = 741 decimal
  - = 1011100101 binary
  - = 10 11100101 binary



# ADCON0

#### ADCON0 REGISTER

bit 7-6

bit 5-3

bit 2

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | U-0 | R/W-0 |
|-------|-------|-------|-------|-------|---------|-----|-------|
| ADCS1 | ADCS0 | CHS2  | CHS1  | CHS0  | GO/DONE | _   | ADON  |
| bit 7 | •     |       |       |       |         |     | bit 0 |

ADCS1:ADCS0: A/D Conversion Clock Select bits (ADCON0 bits in bold)

### Choose the speed of the AD Conversion

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 0.0                                   | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FBC (clock derived from the internal A/D BC oscillator) |

Which analog channel to convert

### CHS2:CHS0: Analog Channel Select bits

- 000 = channel 0, (AN0)
- 001 = channel 1, (AN1) 010 = channel 2, (AN2)
- 011 = channel 3, (AN3)
- 100 = channel 4, (AN4)
- 101 = channel 5, (AN5)
- 110 = channel 6, (AN6)
- 111 = channel 7, (AN7)

Note: The PIC18F2X2 devices do not implement the full 8 A/D channels; the unimplemented selections are reserved. Do not select any unimplemented channel.

START the actual ADC process

(final step)

### GO/DONE: A/D Conversion Status bit

#### When ADON = 1:

1 = A/D conversion in progress (setting this bit starts the A/D conversion which is automatically cleared by hardware when the A/D conversion is complete)

49

0 = A/D conversion not in progress

Turn on or "Power bit 1 Unimplemented: Read as '0'

bit 0 ADON: A/D On bit 1 = A/D converter module is powered up

0 = A/D converter module is shut-off and consumes no operating current

Up" the ADC module

### ADCON1

ADC result right or left justified

Choose the speed of the AD Conversion

Pick from this table, which analog pins are AN or DIG and what Vrefs you want

#### TER 17-2: ADCON1 REGISTER

| R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-----|-----|-------|-------|-------|-------|
| ADFM  | ADCS2 | _   | _   | PCFG3 | PCFG2 | PCFG1 | PCFG0 |

bit 7 bit 0

7 ADFM: A/D Result Format Select bit

1 = Right justified. Six (6) Most Significant bits of ADRESH are read as '0'.

0 = Left justified. Six (6) Least Significant bits of ADRESL are read as '0'.

ADCS2: A/D Conversion Clock Select bit (ADCON1 bits in bold)

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 00                                    | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |

bit 5-4 Unimplemented: Read as '0'

bit 3-0 PCFG3:PCFG0: A/D Port Configuration Control bits

| PCFG<br><3:0> | AN7 | AN6 | AN5 | AN4 | AN3   | AN2   | AN1 | AN0 | VREF+ | VREF- | C/R |
|---------------|-----|-----|-----|-----|-------|-------|-----|-----|-------|-------|-----|
| 0000          | Α   | Α   | Α   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 8/0 |
| 0001          | Α   | Α   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 7/1 |
| 0010          | D   | D   | D   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 5/0 |
| 0011          | D   | D   | D   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 4/1 |
| 0100          | D   | D   | D   | D   | Α     | D     | Α   | Α   | VDD   | Vss   | 3/0 |
| 0101          | D   | D   | D   | D   | VREF+ | D     | Α   | Α   | AN3   | Vss   | 2/1 |
| 011x          | D   | D   | D   | D   | D     | D     | D   | D   | _     | _     | 0/0 |
| 1000          | Α   | Α   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 6/2 |
| 1001          | D   | D   | Α   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 6/0 |
| 1010          | D   | D   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 5/1 |
| 1011          | D   | D   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 4/2 |
| 1100          | D   | D   | D   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 3/2 |
| 1101          | D   | D   | D   | D   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 2/2 |
| 1110          | D   | D   | D   | D   | D     | D     | D   | Α   | VDD   | Vss_  | 1/0 |
| 1111          | D   | D   | D   | D   | VREF+ | VREF- | D   | Α   | AN3   | AN2   | 1/2 |

A = Analog input D = Digital I/O

C/R = # of analog input channels / # of A/D voltage references



### **ADC Time**

## Acquisition Time + Conversion Time





## PIC18 A/D Acquisition Time

- The A/D acquisition time is essentially the time required for the hold capacitor to charge. Typical value of 5-15µs.
- Newer PICs have specific control for Tacq (determined in Tabs)
   FIGURE 17-2: ANALOG INPUT MODEL





## **PIC18 A/D Acquisition Time**

```
TACQ
            Amplifier Settling Time + Holding Capacitor Charging Time + Temperature Coefficient
            TAMP + TC + TCOFF
TACQ = TAMP + TC + TCOFF
Temperature coefficient is only required for temperatures > 25°C.
TACQ = 2 \mu s + TC + [(Temp - 25^{\circ}C)(0.05 \mu s/^{\circ}C)]
TC = -CHOLD (RIC + Rss + Rs) \ln(1/2048)
              -120 pF (1 k\Omega + 7 k\Omega + 2.5 k\Omega) ln(0.0004883)
              -120 pF (10.5 k\Omega) ln(0.0004883)
              -1.26 µs (-7.6246)
              9.61 \,\mu s
        = 2 \mu s + 9.61 \mu s + [(50^{\circ}C - 25^{\circ}C)(0.05 \mu s/^{\circ}C)]
TACQ
```

 $11.61 \, \mu s + 1.25 \, \mu s$ 

12.86 µs



### **PIC18 A/D Conversion Time**

- Tad is the conversion time per bit, i.e., the clock at which the successive approximation runs plus overhead.
- In addition to the 10 T<sub>AD</sub> cycles for conversion we need two more T<sub>AD</sub> cycles. Thus the PIC18 takes a total conversion time of 12 T<sub>ADS</sub>.
- However, a single T<sub>AD</sub> has to be at least 1.6 μs!
- Tad is determined by the conversion clock

bit 7-6 ADCS1:ADCS0: A/D Conversion Clock Select bits (ADCON0 bits in bold)

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 0.0                                   | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note: 
$$F_{OSC}/x = x^*T_{OSC}$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 

$$1 * T_{OSC} = 0.1 \mu s < 1.6 \mu s X$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 

$$1 * T_{OSC} = 0.1 \mu s < 1.6 \mu s X$$

$$2 * T_{OSC} = 0.2 \mu s < 1.6 \mu s X$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 

$$1 * T_{OSC} = 0.1 \mu s < 1.6 \mu s X$$

$$2 * T_{OSC} = 0.2 \mu s < 1.6 \mu s X$$

$$4 * T_{OSC} = 0.4 \mu s < 1.6 \mu s X$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 

$$1 * T_{OSC} = 0.1 \mu s < 1.6 \mu s X$$

$$2 * T_{OSC} = 0.2 \mu s < 1.6 \mu s X$$

$$4 * T_{OSC} = 0.4 \mu s < 1.6 \mu s X$$

$$8 * T_{OSC} = 0.8 \mu s < 1.6 \mu s X$$



$$F_{OSC} = 10MHz$$

$$T_{OSC} = \frac{1}{10 MHz} = \frac{1}{10} \mu s = 0.1 \mu s$$

Note:  $F_{OSC}/x = x^*T_{OSC}$ 

$$1 * T_{OSC} = 0.1 \mu s < 1.6 \mu s X$$

$$2 * T_{OSC} = 0.2 \mu s < 1.6 \mu s X$$

$$4 * T_{OSC} = 0.4 \mu s < 1.6 \mu s X$$

$$8 * T_{OSC} = 0.8 \mu s < 1.6 \mu s X$$

16 \* 
$$T_{OSC}$$
 = 1.6 µs ≥ 1.6 µs ✓



# T<sub>AD</sub> 1.6us Minimum

#### FIGURE 17-3: A/D CONVERSION TAD CYCLES



TABLE 17-1: TAD vs. DEVICE OPERATING FREQUENCIES

| AD Clock  | Source (TAD)          | Maximum Dev | rice Frequency |
|-----------|-----------------------|-------------|----------------|
| Operation | Operation ADCS2:ADCS0 |             | PIC18LFXX2     |
| 2 Tosc    | 000                   | 1.25 MHz    | 666 kHz        |
| 4 Tosc    | 100                   | 2.50 MHz    | 1.33 MHz       |
| 8 Tosc    | 001                   | 5.00 MHz    | 2.67 MHz       |
| 16 Tosc   | 101                   | 10.00 MHz   | 5.33 MHz       |
| 32 Tosc   | 010                   | 20.00 MHz   | 10.67 MHz      |
| 64 Tosc   | 110                   | 40.00 MHz   | 21.33 MHz 63   |
| RC        | 011                   | _           | _              |



# **Sampling Frequency**

- Note, that we have only described a single conversion
- If periodical conversion needs to be set up, the GO bit has to be turned on periodically and data produced (ADRESH, ADRESL) has to be read periodically

- This can be done by:
  - Calculating timing (i.e., NOP instructions after DONE)
  - Using timer peripherals (not covered yet)
  - Proper interrupt processing



# **Steps When Using the PIC18 ADC**

- 1. Configure the A/D module:
  - Configure analog pins, voltage reference and
  - digital I/O (ADCON1)
  - Select A/D input channel (ADCON0)
  - Select A/D conversion clock (ADCON0)
  - Turn on A/D module (ADCON0)
- 2. Configure A/D interrupt (if desired):
  - Clear ADIF bit
  - Set ADIE bit
  - Set GIE bit
- 3. Wait the required acquisition time.
- 4. Start conversion:
  - Set GO/DONE bit (ADCON0)
- 5. Wait for A/D conversion to complete, by either:
  - Polling for the GO/DONE bit to be cleared OR
  - Waiting for the A/D interrupt
- Read A/D Result registers (ADRESH/ADRESL);
  - clear bit ADIF if required.
- 7. For next conversion, go to step 1 or step 2 as required.
  - The A/D conversion time per bit is defined as TAD. A minimum wait of 2 TAD is required before next acquisition starts.



## **Programming the PIC18 ADC**

```
unsigned char adLow = 0;
unsigned char adHigh = 0;
int fullAD = 0;
TRISAbits.TRISA0 = 1; //A0 is an input
ADCON0 = 0b01000001; //FOSC/16, channel 0, A/D module turned ON
ADCON1 = 0b11001110; //right justified (FOSC/16) AN0=analog
while(1)
   //Delay >= TACQ //Datasheet pg. 185
   ADCON0bits.GO = 1;
   while(ADCON0bits.DONE == 1);
   adLow = ADRESL;
   adHigh = ADRESH;
   //combine into a single 10-bit number
   DELAY(250); // set your sampling rate (in ms)
```





# **AN0** as Analog Input



#### 17-1: ADCON0 REGISTER



bit 7-6

bit 5-3

| R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0   | <b>U-</b> 0 | R/W-0 |
|-------|-------|-------|-------|-------|---------|-------------|-------|
| ADCS1 | ADCS0 | CHS2  | CHS1  | CHS0  | GO/DONE | _           | ADON  |
| bit 7 |       |       |       |       | •       |             | bit 0 |

ADCS1:ADCS0: A/D Conversion Clock Select bits (ADCON0 bits in bold)

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 0.0                                   | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |

#### CHS2:CHS0: Analog Channel Select bits

- 000 = channel 0, (AN0)
- 001 = channel 1, (AN1)
- 010 = channel 2, (AN2)
- 011 = channel 3, (AN3)
- 100 = channel 4, (AN4)
- 101 = channel 5, (AN5)
- 110 = channel 6, (AN6)
- 111 = channel 7, (AN7)

**Note:** The PIC18F2X2 devices do not implement the full 8 A/D channels; the unimplemented selections are reserved. Do not select any unimplemented channel.

#### bit 2 GO/DONE: A/D Conversion Status bit

#### When ADON = 1:

- 1 = A/D conversion in progress (setting this bit starts the A/D conversion which is automatically cleared by hardware when the A/D conversion is complete)
- 0 = A/D conversion not in progress

#### bit 1 Unimplemented: Read as '0'

- bit 0 ADON: A/D On bit

  1 = A/D converter module is powered up
  - 0 = A/D converter module is shut-off and consumes no operating current

TER 17-2: ADCON1 REGISTER

CSE@UTA

| R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 |  |
|-------|-------|-----|-----|-------|-------|--|
| ADFM  | ADCS2 | _   | -   | PCFG3 | PCFG2 |  |
| bit 7 |       |     |     |       |       |  |

bit 7 ADFM: A/D Result Format Select bit

1 = Right justified. Six (6) Most Significant bits of ADRESH are read as '0'.

o = Left justified. Six (6) Least Significant bits of ADRESL are read as '0'.

bit 6 ADCS2: A/D Conversion Clock Select bit (ADCON1 bits in bold)

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 00                                    | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |

R/W-0

PCFG1

R/W-0

PCFG0 bit 0

bit 5-4 Unimplemented: Read as '0'

bit 3-0 PCFG3:PCFG0: A/D Port Configuration Control bits

| PCFG<br><3:0> | AN7 | AN6 | AN5 | AN4 | AN3   | AN2   | AN1 | AN0 | VREF+ | VREF- | C/R |
|---------------|-----|-----|-----|-----|-------|-------|-----|-----|-------|-------|-----|
| 0000          | Α   | Α   | Α   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 8/0 |
| 0001          | Α   | Α   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 7/1 |
| 0010          | D   | D   | D   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 5/0 |
| 0011          | D   | D   | D   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 4/1 |
| 0100          | D   | D   | D   | D   | Α     | D     | Α   | Α   | VDD   | Vss   | 3/0 |
| 0101          | D   | D   | D   | D   | VREF+ | D     | Α   | Α   | AN3   | Vss   | 2/1 |
| 011x          | D   | D   | D   | D   | D     | D     | D   | D   | _     | _     | 0/0 |
| 1000          | Α   | Α   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 6/2 |
| 1001          | D   | D   | Α   | Α   | Α     | Α     | Α   | Α   | VDD   | Vss   | 6/0 |
| 1010          | D   | D   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3   | Vss   | 5/1 |
| 1011          | D   | D   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 4/2 |
| 1100          | D   | D   | D   | Α   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 3/2 |
| 1101          | D   | D   | D   | D   | VREF+ | VREF- | Α   | Α   | AN3   | AN2   | 2/2 |
| 1110          | D   | D   | D   | D   | D     | D     | D   | Α   | VDD   | Vss   | 1/0 |
| 1111          | D   | D   | D   | D   | VREF+ | VREF- | D   | Α   | AN3   | AN2   | 1/2 |

A = Analog input D = Digital I/O

C/R = # of analog input channels / # of A/D voltage references



### **ADCON1**

#### TER 17-2: ADCON1 REGISTER

| R/W-0 | R/W-0 | U-0 | U-0 | R/W-0 | R/W-0 | R/W-0 | R/W-0 |
|-------|-------|-----|-----|-------|-------|-------|-------|
| ADFM  | ADCS2 | _   | _   | PCFG3 | PCFG2 | PCFG1 | PCFG0 |
| bit 7 |       |     |     |       |       |       | bit 0 |

bit 7 ADFM: A/D Result Format Select bit

1 = Right justified. Six (6) Most Significant bits of ADRESH are read as '0'.

0 = Left justified. Six (6) Least Significant bits of ADRESL are read as '0'.

bit 6 ADCS2: A/D Conversion Clock Select bit (ADCON1 bits in bold)

| ADCON1<br><adcs2></adcs2> | ADCON0<br><adcs1:adcs0></adcs1:adcs0> | Clock Conversion                                        |
|---------------------------|---------------------------------------|---------------------------------------------------------|
| 0                         | 00                                    | Fosc/2                                                  |
| 0                         | 01                                    | Fosc/8                                                  |
| 0                         | 10                                    | Fosc/32                                                 |
| 0                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |
| 1                         | 00                                    | Fosc/4                                                  |
| 1                         | 01                                    | Fosc/16                                                 |
| 1                         | 10                                    | Fosc/64                                                 |
| 1                         | 11                                    | FRC (clock derived from the internal A/D RC oscillator) |



### Format of A/D Result

FIGURE 17-4: A/D RESULT JUSTIFICATION





### **ADCON1**

bit 3-0 PCFG3:PCFG0: A/D Port Configuration Control bits

|               |     |     |     |     |       |       |     | •   | <u> </u> | •     |     |
|---------------|-----|-----|-----|-----|-------|-------|-----|-----|----------|-------|-----|
| PCFG<br><3:0> | AN7 | AN6 | AN5 | AN4 | AN3   | AN2   | AN1 | AN0 | VREF+    | VREF- | C/R |
| 0000          | Α   | Α   | Α   | Α   | Α     | Α     | Α   | Α   | VDD      | Vss   | 8/0 |
| 0001          | Α   | Α   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3      | Vss   | 7/1 |
| 0010          | D   | D   | D   | Α   | Α     | Α     | Α   | Α   | VDD      | Vss   | 5/0 |
| 0011          | D   | D   | D   | Α   | VREF+ | Α     | Α   | Α   | AN3      | Vss   | 4/1 |
| 0100          | D   | D   | D   | D   | Α     | D     | Α   | Α   | VDD      | Vss   | 3/0 |
| 0101          | D   | D   | D   | D   | VREF+ | D     | Α   | Α   | AN3      | Vss   | 2/1 |
| 011x          | D   | D   | D   | D   | D     | D     | D   | D   | _        | _     | 0/0 |
| 1000          | Α   | Α   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3      | AN2   | 6/2 |
| 1001          | D   | D   | Α   | Α   | Α     | Α     | Α   | Α   | VDD      | Vss   | 6/0 |
| 1010          | D   | D   | Α   | Α   | VREF+ | Α     | Α   | Α   | AN3      | Vss   | 5/1 |
| 1011          | D   | D   | Α   | Α   | VREF+ | VREF- | Α   | Α   | AN3      | AN2   | 4/2 |
| 1100          | D   | D   | D   | Α   | VREF+ | VREF- | Α   | Α   | AN3      | AN2   | 3/2 |
| 1101          | D   | D   | D   | D   | VREF+ | VREF- | Α   | Α   | AN3      | AN2   | 2/2 |
| 1110          | D   | D   | D   | D   | D     | D     | D   | Α   | VDD      | Vss   | 1/0 |
| 1111          | D   | D   | D   | D   | VREF+ | VREF- | D   | Α   | AN3      | AN2   | 1/2 |

A = Analog input  $\,$  D = Digital I/O  $\,$  C/R = # of analog input channels / # of A/D voltage references



### **ADCON1**

bit 3-0 PCFG3:PCFG0: A/D Port Configuration Control bits

|               |     |     |     |     |     |     |     | •   | <b>V</b> | •     |     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|-------|-----|
| PCFG<br><3:0> | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | AN0 | VREF+    | VREF- | C/R |
| 0000          | Α   | Α   | Α   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 8/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 0010          | D   | D   | D   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 5/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 0100          | D   | D   | D   | D   | Α   | D   | Α   | Α   | VDD      | Vss   | 3/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 1001          | D   | D   | Α   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 6/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 1110          | D   | D   | D   | D   | D   | D   | D   | Α   | VDD      | Vss   | 1/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
|               |     | -   | -   | -   | -   | -   | -   |     |          | -     |     |

A = Analog input D = Digital I/O C/R = # of analog input channels / # of A/D voltage references



# Which AN Channels should be Analog (input) or Digital (I/O)?





### **ADCON1**

bit 3-0 PCFG3:PCFG0: A/D Port Configuration Control bits

|               |     |     |     |     |     |     |     | •   | <b>V</b> | •     |     |
|---------------|-----|-----|-----|-----|-----|-----|-----|-----|----------|-------|-----|
| PCFG<br><3:0> | AN7 | AN6 | AN5 | AN4 | AN3 | AN2 | AN1 | AN0 | VREF+    | VREF- | C/R |
| 0000          | Α   | Α   | Α   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 8/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 0010          | D   | D   | D   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 5/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
| 0100          | D   | D   | D   | D   | Α   | D   | Α   | Α   | VDD      | Vss   | 3/0 |
| -             |     |     |     |     |     |     |     |     |          |       |     |
| 1001          | D   | D   | Α   | Α   | Α   | Α   | Α   | Α   | VDD      | Vss   | 6/0 |
| -             |     |     |     |     |     |     |     |     |          |       |     |
| -             |     |     |     |     |     |     |     |     |          |       |     |
| 1110          | D   | D   | D   | D   | D   | D   | D   | Α   | VDD      | Vss   | 1/0 |
|               |     |     |     |     |     |     |     |     |          |       |     |
|               |     |     |     |     |     |     |     |     |          |       |     |



# **Programming the PIC18 ADC**

```
unsigned char adLow = 0;
unsigned char adHigh = 0;
int fullAD = 0;
TRISAbits.TRISA0 = 1; //A0 is an input
ADCON0 = 0b01000001; //FOSC/16, channel 0, A/D module turned ON
ADCON1 = 0b11001110; //right justified (FOSC/16) AN0=analog
while(1)
   //Delay >= TACQ //Datasheet pg. 185
   ADCON0bits.GO = 1;
   while(ADCON0bits.DONE == 1);
   adLow = ADRESL;
   adHigh = ADRESH;
   //combine into a single 10-bit number
   DELAY(250); // set your sampling rate (in ms)
```





## **ADC**

# Questions?